#### TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

# **T6C63**

### COLUMN DRIVER FOR A DOT MATRIX LCD

The T6C63 is a 240-channel-output column driver for an STN dot matrix LCD.

The T6C63 features a 42-V LCD drive voltage and a 20-MHz maximum operating frequency. The T6C63 is able to drive LCD panels with a duty ratio of up to 1 / 480. It is recommended for use with the T6C14.

:240

#### **FEATURES**

- Display duty application : to 1/480
- LCD drive signal
- Data transfer
- Operating frequency
- LCD drive voltage
- Power supply voltage  $\therefore 2.7$  to 5.5 V
- Operating temperature : −20 to 75°C
- LCD drive output resistance:  $700\Omega$  (typ.),  $1200\Omega$  (max) (20 V, 1 / 13 bias)

: 8-bit bidirectional

: 20 MHz (V<sub>DD</sub> = 4.5 V)

: 14 to 42 V (max 45 V)

 $12.5 \text{ MHz} (\text{V}_{\text{DD}} = 2.7 \text{ V})$ 

- Display-off function
- : When / DSPOF is L, all LCD drive outputs (O1 to O240) remain at the V5 level. • Low power consumption : Cascade connection and auto enable transfer functions are available.

|          |             |                                      | Unit: mm |  |  |  |  |
|----------|-------------|--------------------------------------|----------|--|--|--|--|
| T6C63    |             | Lead Pitch                           |          |  |  |  |  |
| 16063    | '           | IN                                   | OUT      |  |  |  |  |
| (UAN, 31 | <b>1</b> 5) | 0.60                                 | 0.074    |  |  |  |  |
|          | deale       | t Toshiba or an<br>r for informatior |          |  |  |  |  |

TCP (Tape Carrier Package)

## **TOSHIBA**

### **BLOCK DIAGRAM**



## TOSHIBA

### **PIN ASSIGNMENT**



The above diagram shows the pin configuration of the LSI Chip, not that of the tape carrier package.

## **TOSHIBA**

### **PIN FUNCTIONS**

| PIN NAME             | 1/0    | FUNCTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LEVEL                              |
|----------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| O1 to O240           | Output | Output for LCD drive signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $V_0$ to $V_5$                     |
| EIO1, EIO2           | 1/0    | Input / output for enable signal<br>DIR selects In or Out.<br>Connect EIO (IN) of 1st LSI to L.<br>For a cascade connection, connect EIO (OUT) to EIO (IN) of next LSI<br>When DIR is high level, refer to as below. SCP rising edge that input after falling<br>edge of EIO1(IN) is set to be enable.<br>At SCP 20th clock, all 160-bit data latched.<br>When EIO2 (OUT) is disenable, it is always set to high level.<br>In SCP rising edge to next SCP rising edge after 20th clock from chip enable, it is<br>set to low level. |                                    |
| DI1 to DI8           | Input  | Input for data signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                    |
| DIR                  | Input  | (Direction)<br>Input for data flow direction select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                    |
| / DSPOF              | Input  | (Display off)<br>/ DSPOF = L: Display-off mode, (O1 to O240) remain at the V <sub>5</sub> level<br>/ DSPOF = H: Display-on mode, (O1 to O240) are operational.                                                                                                                                                                                                                                                                                                                                                                      | $V_{\text{DD}}$ to $V_{\text{SS}}$ |
| LP                   | Input  | (Latch pulse)<br>Display data is latched on falling edges of LP.<br>When EIO (IN) = L, SCP·LP = H enables the 1st LSI.<br>When EIO (IN) is fixed to low level, 1st LSI in cascade connection is latched chip<br>enable at /SCP LP = high level.                                                                                                                                                                                                                                                                                     |                                    |
| FR                   | Input  | (Frame)<br>Input for frame signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |
| SCP                  | Input  | (Shift clock pulse)<br>Input for shift clock pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |
| TEST                 | _      | (Test)<br>Fix to L or open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |
| V <sub>DD</sub>      | _      | Power supply for internal logic (5.0 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                    |
| V <sub>SS</sub> LOG  | _      | Power supply for internal logic (0 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                    |
| V <sub>SS</sub> L·R  | —      | Power supply for LCD drive circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |
| V <sub>5</sub> L·R   | —      | Power supply for LCD drive circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                  |
| V <sub>3/4</sub> L·R | —      | Power supply for LCD drive circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |
| V <sub>2/1</sub> L·R | —      | Power supply for LCD drive circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |
| V <sub>0</sub> L·R   | _      | Power supply for LCD drive circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |
| V <sub>CC</sub> L·R  | —      | Power supply for LCD drive circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |

## <u>TOSHIBA</u>

### RELATION BETWEEN FR, DATA INPUT AND OUTPUT LEVEL

| FR | DATA INPUT (DI1 to DI8) | / DSPOF | OUTPUT LEVEL   |
|----|-------------------------|---------|----------------|
| н  | L                       | Н       | V <sub>2</sub> |
| Н  | Н                       | Н       | V <sub>0</sub> |
| L  | L                       | Н       | V <sub>3</sub> |
| L  | Н                       | Н       | V <sub>5</sub> |
| —  | _                       | L       | V <sub>5</sub> |

### DATA INPUT FORMAT

| ENABLE PIN | LE PIN   | (**4)  | INPUT DATA LINE AND OUTPUT BUFFERS |      |      |      |      |      |      |      |      |
|------------|----------|--------|------------------------------------|------|------|------|------|------|------|------|------|
| DIR        | (EIO1)   | (EIO2) | (*1)                               | DI1  | DI2  | DI3  | DI4  | DI5  | DI6  | DI7  | DI8  |
| н          | H IN OUT | OUT    | L                                  | O240 | O239 | O238 | O237 | O236 | O235 | O234 | O233 |
|            |          | 001    | F                                  | O8   | 07   | O6   | O5   | 04   | O3   | O2   | O1   |
|            | L OUT IN |        | L                                  | 01   | O2   | O3   | 04   | O5   | O6   | 07   | O8   |
| L          |          | IIN    | F                                  | O233 | O234 | O235 | O236 | O237 | O238 | O239 | O240 |

\*1 : L: Last Data F: First Data

#### **TIMING DIAGRAM**



T6C63-6

T6C63

# ABSOLUTE MAXIMUM RATINGS (Ensure that the following conditions are maintained: $V_{CC} \ge V_0 \ge V_2 \ge V_3 \ge V_5 \ge V_{SS}$ )

| ITEM                  | SYMBOL                          | PIN NAME                                      | RATING                        | UNIT |
|-----------------------|---------------------------------|-----------------------------------------------|-------------------------------|------|
| Supply Voltage 1      | V <sub>DD</sub>                 | V <sub>DD</sub>                               | -0.3 to 6.5                   |      |
| Supply Voltage 2      | V <sub>CC</sub>                 | V <sub>CC</sub> L / R                         | -0.3 to 45.0                  |      |
| Supply Voltage 3      | V <sub>0</sub> , V <sub>2</sub> | V <sub>0</sub> L / R, V <sub>2, 1</sub> L / R | -0.3 to V <sub>CC</sub> + 0.3 | V    |
| Supply Voltage 4      | V <sub>3</sub> , V <sub>5</sub> | V <sub>3, 4</sub> L / R, V <sub>5</sub> L / R | -0.3 to V <sub>CC</sub> + 0.3 |      |
| Input Voltage         | V <sub>IN</sub>                 | (*2)                                          | -0.3 to V <sub>DD</sub> + 0.3 |      |
| Operating Temperature | T <sub>opr</sub>                | _                                             | -20 to 75                     | °C   |
| Storage Temperature   | T <sub>stg</sub>                | -                                             | -40 to 125                    | J    |

\*2: SCP, FR, LP, DIR, EIO1, EIO2, DI1 to DI8, / DSPOF, TEST

#### ELECTRICAL CHARACTERISTICS DC CHARACTERISTICS (Unless Otherwise Noted, $V_{SS} = 0V$ , $V_{DD} = 2.7$ to 5.5 V, Ta = -20 to 75°C)

| ITE                    | М                                | SYMBOL                  | TEST<br>CIR-<br>CUIT | TEST CONDITION                                |                         |          | MIN                     | TYP.                   | MAX  | UNIT                   | PIN NAME        |                                                                                              |  |
|------------------------|----------------------------------|-------------------------|----------------------|-----------------------------------------------|-------------------------|----------|-------------------------|------------------------|------|------------------------|-----------------|----------------------------------------------------------------------------------------------|--|
| Supply Volta           | Supply Voltage 1 V <sub>DD</sub> |                         | _                    | —                                             |                         |          | 2.7                     | 5.0                    | 5.5  |                        | V <sub>DD</sub> |                                                                                              |  |
| Supply Volta           | ge 2                             | V <sub>CC</sub>         | -                    |                                               | _                       | _        |                         | 14.0                   | _    | 42.0                   |                 | V <sub>CC</sub> L / R                                                                        |  |
| Input                  | H Level                          | V <sub>IH</sub>         |                      |                                               | -                       | _        |                         | 0.8<br>V <sub>DD</sub> |      | V <sub>DD</sub>        |                 | SCP, FR, LP, DIR,<br>EIO1, EIO2, DI1                                                         |  |
| Voltage                | L Level                          | V <sub>IL</sub>         |                      | _                                             |                         |          |                         | 0                      |      | 0.2<br>V <sub>DD</sub> | V               | to DI8, / DSPOF,<br>TEST                                                                     |  |
| Output<br>Voltage      | H Level                          | V <sub>OH</sub>         | _                    | I <sub>OH</sub> = −0.5 mA                     |                         |          | V <sub>DD</sub><br>-0.5 | _                      | VDD  |                        | EIO1 EIO2       |                                                                                              |  |
| voltage                | L Level                          | V <sub>OL</sub>         |                      | I <sub>OL</sub> = 0.5 mA                      |                         |          |                         | 0                      | -    | 0.5                    |                 |                                                                                              |  |
|                        | H Level                          | R <sub>OH</sub>         |                      | V <sub>OUT</sub> = V <sub>0</sub> - 0.5 V (*3 |                         |          | (*3)                    | _                      | 700  | 1200                   | I               |                                                                                              |  |
| Output                 | M Level                          | R <sub>OM</sub>         |                      | V <sub>OUT</sub> =                            | $V_{OUT} = V_2 \pm 0.5$ |          | (*3)                    | —                      | 700  | 1200                   | Ω               | O1 to O240                                                                                   |  |
| Resistance             |                                  | R <sub>OM</sub>         |                      | V <sub>OUT</sub> = V <sub>3</sub> ± 0.5 V     |                         | (*3)     | —                       | 700                    | 1200 | 52                     | 01100240        |                                                                                              |  |
|                        | L Level                          | R <sub>OL</sub>         | _                    | V <sub>OUT</sub> =                            | V <sub>5</sub> + 0.5    | V        | (*3)                    | —                      | 700  | 1200                   |                 |                                                                                              |  |
| Input Curren           | t                                | Ι <sub>ΙĽ</sub>         |                      | V <sub>DD</sub><br>5.0                        |                         |          | ON                      | -10                    |      | 10                     | μΑ              | V <sub>0</sub> L / R<br>V <sub>2</sub> L / R<br>V <sub>3</sub> L / R<br>V <sub>5</sub> L / R |  |
|                        |                                  | IDD Ope                 |                      | 5.0                                           |                         | Function | (*4)                    | _                      | _    | 5.0                    |                 |                                                                                              |  |
|                        |                                  |                         |                      | 2.7                                           |                         |          | (*4)                    | —                      | —    | 2.5                    | mA              | V <sub>DD</sub>                                                                              |  |
| Current<br>Consumptior | ı                                | I <sub>DD</sub> St / by | ] —                  | 5.0                                           | 20                      | Function | (*5)                    | _                      | _    | 2.0                    |                 | עטי                                                                                          |  |
|                        | Concernption                     |                         |                      | 2.7                                           |                         | Function | (*5)                    | _                      | _    | 1.0                    |                 |                                                                                              |  |
|                        |                                  | I <sub>CC</sub> Leak    |                      | 5.0                                           | 42                      | Standby  |                         | -10                    | —    | 10                     | μA              | V <sub>CC</sub> L / R                                                                        |  |

\*3 :  $V_{CC}$  = 20 V, 1 / 13 bias

\*4 : f<sub>scp</sub> = 13 MHz, f<sub>LP</sub> = 54 kHz, f<sub>FR</sub> = 13.5 kHz, f<sub>EIO</sub> = 650 kHz Data Format: every bit inverted, while internal data receriver is operating

\*5 : f<sub>scp</sub> = 13 MHz, f<sub>LP</sub> = 54 kHz, f<sub>FR</sub> = 13.5 kHz Data Format: every bit inverted, Internal data receriver is sleeping

### AC ELECTRICAL CHARACTERISTICS



# TEST CONDITIONS (1) (Unless Otherwise Noted, $V_{SS} = 0 V$ , $V_{DD} = 4.5$ to 5.5 V, $V_{CC} = 14$ to 42 V, Ta = -20 to 75°C)

| ITEM                                          | SYMBOL                              | TEST CONDITION | MIN | TYP. | MAX  | UNIT |
|-----------------------------------------------|-------------------------------------|----------------|-----|------|------|------|
| Clock Cycle                                   | t <sub>C</sub>                      | —              | 50  | —    | _    |      |
| SCP Pulse Width                               | t <sub>CWH</sub> , t <sub>CWL</sub> | —              | 10  | —    | _    |      |
| Data Set-Up Time                              | t <sub>DSU</sub>                    | —              | 8   | —    | _    |      |
| Data Hold Time                                | t <sub>DHD</sub>                    | —              | 10  | —    | _    |      |
| SCP Rise / Fall Time                          | t <sub>r</sub> , t <sub>f</sub>     | —              | —   | —    | (*6) |      |
| LP Rise Time                                  | t <sub>LRP</sub>                    | —              | 11  | —    | _    |      |
| LP Fall Time                                  | t <sub>LFP</sub>                    | —              | 7   | —    | _    |      |
| LP Pulse Width                                | t <sub>LW</sub>                     | —              | 7   | —    | _    |      |
| SCP-to-LP Delay Time (SLP $\rightarrow$ LP)   | t <sub>SL</sub>                     | —              | 0   | —    | _    | ns   |
| LP-to-SCP Delay Time (LP $\rightarrow$ SCP)   | t <sub>LS</sub>                     | —              | 7   | —    | _    |      |
| EIO IN Rise Time                              | t <sub>EIFP</sub>                   | —              | 20  | —    | _    |      |
| EIO IN Pulse Width                            | t <sub>EIW</sub>                    | —              | 9   | —    | _    |      |
| SCP-to-EIO Delay Time (SCP $\rightarrow$ EIO) | t <sub>SE</sub>                     | —              | 1   | —    | _    |      |
| EIO-OUT Delay Time                            | t <sub>EOD</sub>                    | (*7)           | —   | —    | 20   |      |
| Output Delay Time 1 (LP $\rightarrow$ OUT)    | t <sub>pd1</sub>                    | —              | —   | —    | 400  |      |
| Output Delay Time 2 (FR $\rightarrow$ OUT)    | t <sub>pd2</sub>                    | —              | —   | _    | 400  |      |
| Output Delay Time Variation                   | (*8)                                | _              | —   | 0    | 30   |      |

\*6 :  $t_r$ ,  $t_f \le (t_C - t_{CWH} - t_{CWL}) / 2$  and  $t_r$ ,  $t_f \le 50$  ns

\*7 : C<sub>L</sub> = 10 pF

\*8 : Variation between output pins in  $t_{pd1}$  and  $t_{pd2}$ .

# TEST CONDITIONS (2) (Unless Otherwise Noted, $V_{SS} = 0 V$ , $V_{DD} = 2.7$ to 4.5 V, $V_{CC} = 14$ to 42 V, Ta = -20 to 75°C)

| ITEM                                       | SYMBOL                              | TEST CONDITION | MIN | TYP. | MAX  | UNIT |
|--------------------------------------------|-------------------------------------|----------------|-----|------|------|------|
| Clock Cycle                                | t <sub>C</sub>                      | _              | 80  | —    | —    |      |
| SCP Pulse Width                            | t <sub>CWH</sub> , t <sub>CWL</sub> | —              | 20  | _    | —    |      |
| Data Set-Up Time                           | t <sub>DSU</sub>                    | —              | 15  | _    | —    |      |
| Data Hold Time                             | t <sub>DHD</sub>                    | —              | 10  | _    | —    |      |
| SCP Rise / Fall Time                       | t <sub>r</sub> , t <sub>f</sub>     | —              | —   | _    | (*9) |      |
| LP Rise Time                               | t <sub>LRP</sub>                    | _              | 15  | _    | —    |      |
| LP Fall Time                               | tLFP                                | —              | 14  | —    | —    |      |
| LP Pulse Width                             | t <sub>LW</sub>                     | —              | 14  | _    | —    |      |
| SCP-to-LP Delay Time                       | t <sub>SL</sub>                     | —              | 2   | —    | —    | ns   |
| LP-to-SCP Delay Time                       | t <sub>LS</sub>                     | —              | 14  | _    | —    |      |
| EIO IN Fall Time                           | t <sub>EIFP</sub>                   | —              | 20  | _    | —    |      |
| EIO IN Pulse Width                         | t <sub>EIW</sub>                    | —              | 14  | _    | —    |      |
| SCP-to-EIO Delay Time                      | t <sub>SE</sub>                     | —              | 2   | _    | —    |      |
| EIO-OUT Delay Time                         | t <sub>EOD</sub>                    | (*10)          | —   | —    | 36   |      |
| Output Delay Time 1 (LP $\rightarrow$ OUT) | t <sub>pd1</sub>                    | —              | —   | —    | 500  |      |
| Output Delay Time 2 (FR $\rightarrow$ OUT) | t <sub>pd2</sub>                    | —              | —   | —    | 500  |      |
| Output Delay Time Variations               | (*11)                               | _              | —   | 0    | 50   |      |

\*9 :  $t_r$ ,  $t_f \le (t_C - t_{CWH} - t_{CWL}) / 2$  and  $t_r$ ,  $t_f \le 50$  ns

\*10 : C<sub>L</sub> = 10 pF

\*11 : Variation between output pins in  $t_{pd1}$  and  $t_{pd2}$ 

NOTE: Insert the bypass capacitor (0.1 $\mu$ F) between V<sub>DD</sub> and V<sub>SS</sub>, and between V<sub>CC</sub> and V<sub>SS</sub> to decrease power supply noise.

Place the bypass capacitor as close to the LSI as possible.

### **RESTRICTIONS ON PRODUCT USE**

Handbook" etc..

000707EBE

- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- Polyimide base film is hard and thin. Be careful not to injure yourself on the film or to scratch any other parts with the film. Try to design and manufacture products so that there is no chance of users touching the film after assembly, or if they do, that there is no chance of them injuring themselves. When cutting out the film, try to ensure that the film shavings do not cause accidents. After use, treat the leftover film and reel spacers as industrial waste.
- Light striking a semiconductor device generates electromotive force due to photoelectric effects. In some cases this can cause the device to malfunction.
  This is especially true for devices in which the surface (back), or side of the chip is exposed. When designing circuits, make sure that devices are protected against incident light from external sources. Exposure to light both during regular operation and during inspection must be taken into account.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.
- The information contained herein is subject to change without notice.